Abstract
Voltage reference is the key module in analog and mixed-signal integrated circuits. This paper presents a radiation-hardened CMOS negative voltage reference for aerospace electronics. To improve the antiradiation performance, in the circuit design, the input pair of the operational amplifier is replaced from pMOS to nMOS. An extra unity-gain amplification stage is added and the compensation network is optimized. Besides, the start-up circuit is redesigned. In the layout design, the annular-gate structure is adopted to eliminate electric leakage, while the layout technique against single-event latch-up is also used. The prototype of the proposed circuit is fabricated using a bulk CMOS 0.6-μm process with a 547μm× 618μm chip area. By using the proposed circuit and layout optimizations, the measured temperature coefficient of reference is reduced to 13 ppm/°C and the output voltage drift is below 1.2% after 300-krad(Si) total ionizing dose. The measured single-event latch-up threshold is above 94.6 MeVcm2/mg.
| Original language | English |
|---|---|
| Article number | 7997771 |
| Pages (from-to) | 2505-2510 |
| Number of pages | 6 |
| Journal | IEEE Transactions on Nuclear Science |
| Volume | 64 |
| Issue number | 9 |
| DOIs | |
| Publication status | Published - Sept 2017 |
Keywords
- Aerospace electronics
- CMOS voltage reference
- analog integrated circuit
- radiation hardening
- single-event latch-up
- voltage drift
Fingerprint
Dive into the research topics of 'Radiation-Hardened CMOS Negative Voltage Reference for Aerospace Application'. Together they form a unique fingerprint.Cite this
- APA
- Author
- BIBTEX
- Harvard
- Standard
- RIS
- Vancouver